

# Low Power Audio CODEC

### **FEATURES**

### System

- High performance and low power multibit delta-sigma audio ADC and DAC
- I<sup>2</sup>S/PCM/TDM master or slave serial data port
- 256/384Fs, USB 12/24 MHz and other non standard audio system clocks
- I<sup>2</sup>C interface

#### **Quad DMIC**

- Support 4-ch digital microphone
- 24-bit, 8 to 96 kHz sampling frequency
- 110 dB signal to noise ratio, -100 dB THD+N

#### Mono ADC

- 24-bit, 8 to 96 kHz sampling frequency
- 102 dB signal to noise ratio, -90 dB THD+N
- Analog input with differential input option
- Low noise pre-amplifier
- Auto level control (ALC) and noise gate
- Noise reduction filter

#### Stereo DAC

- 24-bit, 8 to 96 kHz sampling frequency
- 100 dB signal to noise ratio, -85 dB THD+N
- Ground centered headphone driver
- Dynamic range compression
- Headset detection
- OMTP and CTIA auto switch
- Pop and click noise suppression

### **APPLICATIONS**

- Notebook
- Tablet
- PC

## **ORDERING INFORMATION**

ES8326 -40°C ~ +85°C QFN-32

## 1. BLOCK DIAGRAM



## 2. PIN OUT AND DESCRIPTION



| Pin Name           | Pin number | Input or Output | Pin Description                                |
|--------------------|------------|-----------------|------------------------------------------------|
| CCLK, CDATA, CE    | 32, 31, 30 | I, I/O, I       | I <sup>2</sup> C clock, data, address          |
| MCLK               | 1          | 1               | Master clock                                   |
| SCLK               | 5          | 1/0             | Serial data bit clock                          |
| SDIN               | 6          | 1               | DAC serial data input                          |
| LRCK               | 7          | 1/0             | Serial data left and right channel frame clock |
| SDOUT              | 8          | 0               | ADC serial data output                         |
| DMIC_SCL/SDINOUT1  | 29         | 0               | DMIC bit clock or SDOUT1 from SDIN (TDM)       |
| DMIC_SDA1/SDINOUT2 | 28         | I/O             | DMIC 1 and 2 input or SDOUT2 from SDIN (TDM)   |
| DMIC_SDA2/SDINOUT3 | 27         | I/O             | DMIC 3 and 4 input or SDOUT3 from SDIN (TDM)   |
| MIC1P              | 26         |                 | Analog mic 1 input P                           |
| MIC1N              | 25         | 1               | Analog mic 1 input N                           |
| HEADSET, INTOUT    | 9, 10      | 1/0             | Headset detect and interrupt                   |
| GMS0, GMS1         | 13, 15     | 1/0             | OMTP and CTIA auto switch                      |
| LOUT, ROUT         | 19, 18     | 0               | DAC stereo analog output                       |
| PVDD               | 3          | Analog          | Power supply for the digital input and output  |
| DVDD, DGND         | 2, 4       | Analog          | Digital power supply                           |
| AVDD, AGND         | 21, 22     | Analog          | Analog power supply                            |
| CPVDD, CPGND       | 11, 14     | Analog          | Charge pump power supply                       |
| СРТОР, СРВОТ       | 12, 16     | Analog          | Charge pump capacitor top and bottom           |
| CPVSSP             | 17         | Analog          | Charge pump filtering capacitor connection     |
| VMID               | 24         | Analog          | Filtering capacitor connection                 |
| ADCVREF, DACVREF   | 23, 20     | Analog          | Filtering capacitor connection                 |

# 3. TYPICAL APPLICATION CIRCUIT



| IOVDD | IO Power Supply, 1.8V to 3.3V. Please refer to ES8326 Datasheet                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------|
| DVDD  | Digital Power Supply, 1.8V to 3.3V. Please refer to ES8326 Datasheet                                                        |
| AVDD  | Analog Power Supply, 1.8V to 3.3V. Please refer to ES8326 Datasheet                                                         |
| CPVDD | Charge Pump Power Supply, must be 1.8V. One 1.8V LDO is recommended for CPVDD power supply Please refer to ES8326 Datasheet |
|       |                                                                                                                             |

| CE                    | I2C Chip Address.  | pulled up to PVDD, I2C Chip Address = $0x19$ |
|-----------------------|--------------------|----------------------------------------------|
|                       |                    | pulled down to GND, I2C Chip Address = 0x1   |
| HEADSET_EVT_INTERRUPT | An Interrupt Signa | 1 to Host SOC / CPU                          |

## 4. 4-SPEAKER PLAYBACK AND FEEDBACK



## 5. TWO ES8156 DAC FOR CROSSOVER



### 6. CLOCK MODES AND SAMPLING FREQUENCIES

The device supports standard audio clocks (32Fs, 64Fs, 128Fs, 256Fs, 384Fs, 512Fs, etc), USB clocks (12/24 MHz), and some common non standard audio clocks (16 MHz, 25 MHz, 26 MHz, etc).

The device can work either in master clock mode or slave clock mode. In slave mode, LRCK and SCLK are supplied externally, and LRCK and SCLK must be synchronously derived from the system clock with specific rates. In master mode, LRCK and SCLK are derived internally from device master clock.

### 7. MICRO-CONTROLLER CONFIGURATION INTERFACE

The device supports standard I<sup>2</sup>C micro-controller configuration interface. External micro-controller can completely configure the device through writing to internal configuration registers.

I<sup>2</sup>C interface is a bi-directional serial bus that uses a serial data line (CDATA) and a serial clock line (CCLK) for data transfer. The timing diagram for data transfer of this interface is given in Figure 1a and Figure 1b. Data are transmitted synchronously to CCLK clock on the CDATA line on a byte-by-byte basis. Each bit in a byte is sampled during CCLK high with MSB bit being transmitted firstly. Each transferred byte is followed by an acknowledge bit from receiver to pull the CDATA low. The transfer rate of this interface can be up to 400 kbps.

A master controller initiates the transmission by sending a "start" signal, which is defined as a high-to-low transition at CDATA while CCLK is high. The first byte transferred is the slave address. It is a seven-bit chip address followed by a RW bit. The chip address must be 0011 00x, where x equals CE. The RW bit indicates the slave data transfer direction. Once an acknowledge bit is received, the data transfer starts to proceed on a byte-by-byte basis in the direction specified by the RW bit. The master can terminate the communication by generating a "stop" signal, which is defined as a low-to-high transition at CDATA while CCLK is high.

In I<sup>2</sup>C interface mode, the registers can be written and read. The formats of "write" and "read" instructions are shown in Table 1 and Table 2. Please note that, to read data from a register, you must set R/W bit to 0 to access the register address and then set R/W to 1 to read data from the register.

# Table 1 Write Data to Register in I<sup>2</sup>C Interface Mode

|       | Chip Address | R/W |     | Register Address |     | Data to be written |     |      |
|-------|--------------|-----|-----|------------------|-----|--------------------|-----|------|
| start | 0011 00 CE   | 0   | ACK | RAM              | ACK | DATA               | ACK | Stop |



Figure 1a I<sup>2</sup>C Write Timing

Table 2 Read Data from Register in I<sup>2</sup>C Interface Mode

|       | Chip Address | R/W |     | Register Address |      |      |
|-------|--------------|-----|-----|------------------|------|------|
| Start | 0011 00 CE   | 0   | ACK | RAM              | ACK  |      |
|       | Chip Address | R/W |     | Data to be read  |      |      |
| Start | 0011 00 CE   | 1   | ACK | Data             | NACK | Stop |



Figure 1b I<sup>2</sup>C Read Timing

### 8. DIGITAL AUDIO INTERFACE

The device provides many formats of serial audio data interface to the input of the DAC or output from the ADC through LRCK, SCLK and SDIN or SDOUT pins. These formats are I<sup>2</sup>S, left justified, DSP/PCM and TDM. DAC input SDIN is sampled by the device on the rising edge of SCLK. ADC data is out at SDOUT on the falling edge of SCLK. The relationship of SDATA (SDIN/SDOUT), SCLK and LRCK with these formats are shown through Figure 2a to Figure 2h.

SDIN 6-ch TDM data can directly output to 2-ch SDINOUT1, 2-ch SDINOUT2 and 2-ch SDINOUT3.



Figure 2a I<sup>2</sup>S Serial Audio Data Format



Figure 2b Left Justified Serial Audio Data Format



Figure 2c DSP/PCM Mode A Serial Audio Data Format



Figure 2d DSP/PCM Mode B Serial Audio Data Format



Figure 2e TDM I<sup>2</sup>S Serial Audio Data Format



Figure 2f TDM Left Justified Serial Audio Data Format



Figure 2g TDM DSP/PCM Mode A Serial Audio Data Format



Figure 2h TDM DSP/PCM Mode B Serial Audio Data Format

### 9. ELECTRICAL CHARACTERISTICS

### **ABSOLUTE MAXIMUM RATINGS**

Continuous operation at or beyond these conditions may permanently damage the device.

| PARAMETER                    | MIN       | MAX       |
|------------------------------|-----------|-----------|
| Analog Supply Voltage Level  | -0.3V     | +3.6V     |
| Digital Supply Voltage Level | -0.3V     | +3.6V     |
| Analog Input Voltage Range   | AGND-0.3V | AVDD+0.3V |
| Digital Input Voltage Range  | DGND-0.3V | PVDD+0.3V |
| Operating Temperature Range  | -40°C     | +105°C    |
| Storage Temperature          | -65°C     | +150°C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER      | MIN | TYP     | MAX | UNIT |
|----------------|-----|---------|-----|------|
| AVDD           | 1.7 | 1.8/3.3 | 3.6 | V    |
| CPVDD (Note 1) | 1.6 | 1.8     | 2.0 | V    |
| DVDD (Note 2)  | 1.6 | 1.8/3.3 | 3.6 | V    |
| PVDD           | 1.6 | 1.8/3.3 | 3.6 | V    |

Note 1: recommend an option to add a LDO in PCB for CPVDD, in case CPVDD supply is noisy.

Note 2: DVDD 3.3V (±10%) support up to 96 kHz; DVDD 1.8V (±10%) support up to 24 kHz or up to 48 kHz with 256Fs or 512Fs MCLK.

Note 3: recommend all power supply turn on or off within 10 ms of each other.

Note 4: recommend all power supply on, entering low power through control register setting, then stopping input clock.

### ADC ANALOG AND FILTER CHARACTERISTICS AND SPECIFICATIONS

Test conditions are as the following unless otherwise specify: AVDD=3.3V, DVDD=3.3V, AGND=0V, DGND=0V, Ambient temperature=25°C, Fs=48 KHz, MCLK/LRCK=256.

| PARAMETER                               | MIN    | TYP      | MAX    | UNIT |
|-----------------------------------------|--------|----------|--------|------|
| ADC Performance                         |        |          |        |      |
| Signal to Noise ratio (A-weigh)         | 97     | 102      | 104    | dB   |
| THD+N                                   | -93    | -90      | -87    | dB   |
| Gain Error                              |        |          | ±5     | %    |
| Filter Frequency Response               |        |          |        |      |
| Passband                                | 0      |          | 0.4535 | Fs   |
| Stopband                                | 0.5465 |          |        | Fs   |
| Passband Ripple                         |        |          | ±0.05  | dB   |
| Stopband Attenuation                    | 70     |          |        | dB   |
| Analog Input                            |        |          |        |      |
| Full Scale Input (differential P and N) |        | AVDD/3.3 |        | Vrms |
| Input Impedance                         |        | 6        |        | ΚΩ   |

### DAC ANALOG AND FILTER CHARACTERISTICS AND SPECIFICATIONS

Test conditions are as the following unless otherwise specify: AVDD=3.3V, DVDD=3.3V, AGND=0V, DGND=0V, Ambient temperature=25°C, Fs=48 KHz, MCLK/LRCK=256.

| PARAMETER                       | MIN    | TYP      | MAX    | UNIT |  |  |
|---------------------------------|--------|----------|--------|------|--|--|
| DAC Performance                 | ·      | ·        | •      | ·    |  |  |
| Signal to Noise ratio (A-weigh) | 95     | 100      | 102    | dB   |  |  |
| THD+N                           | -88    | -85      | -82    | dB   |  |  |
| Gain Error                      |        |          | ±5     | %    |  |  |
| Filter Frequency Response       |        |          |        |      |  |  |
| Passband                        | 0      |          | 0.4535 | Fs   |  |  |
| Stopband                        | 0.5465 |          |        | Fs   |  |  |
| Passband Ripple                 |        |          | ±0.05  | dB   |  |  |
| Stopband Attenuation            | 53     |          |        | dB   |  |  |
| Analog Output                   |        |          |        |      |  |  |
| Full Scale Output Level         |        | AVDD/3.3 |        | Vrms |  |  |

#### **DC CHARACTERISTICS**

| PARAMETER                       | MIN      | TYP  | MAX | UNIT |
|---------------------------------|----------|------|-----|------|
| Normal Operation Mode           |          |      |     |      |
| DVDD=1.8V, PVDD=1.8V, AVDD=3.3V |          | TBD  |     | mW   |
| DVDD=1.8V, PVDD=1.8V, AVDD=1.8V |          |      |     |      |
| Power Down Mode                 |          |      |     |      |
| DVDD=1.8V, PVDD=1.8V, AVDD=3.3V |          | 0    |     | uA   |
| DVDD=1.8V, PVDD=1.8V, AVDD=1.8V |          |      |     |      |
| Digital Voltage Level           |          |      |     |      |
| Input High-level Voltage        | 0.7*PVDD |      |     | V    |
| Input Low-level Voltage         |          |      | 0.5 | V    |
| Output High-level Voltage       |          | PVDD |     | V    |
| Output Low-level Voltage        |          | 0    |     | V    |

### **SERIAL AUDIO PORT SWITCHING SPECIFICATIONS**

| PARAMETER                            |           | Symbol             | MIN | MAX  | UNIT |
|--------------------------------------|-----------|--------------------|-----|------|------|
| MCLK frequency                       |           |                    |     | 49.2 | MHz  |
| MCLK duty cycle                      |           |                    | 40  | 60   | %    |
| LRCK frequency                       |           |                    |     | 100  | KHz  |
| LRCK duty cycle (Note 5)             |           |                    | 40  | 60   | %    |
| SCLK frequency                       |           |                    |     | 26   | MHz  |
| SCLK pulse width low                 |           | T <sub>SLKL</sub>  | 16  |      | ns   |
| SCLK Pulse width high                |           | T <sub>SCLKH</sub> | 16  |      | ns   |
| SCLK falling to LRCK edge (master mo | de only)  | T <sub>SLR</sub>   |     | 10   | ns   |
| LRCK edge to SCLK rising (slave mode | only)     | T <sub>LSR</sub>   | 10  |      | ns   |
| SCLK falling to SDOUT valid          | VDDD=3.3V | т                  |     | 16   | ns   |
|                                      | VDDD=1.8V | $T_{SDO}$          |     | 39   |      |
| LRCK edge to SDOUT valid (Note 6)    | VDDD=3.3V | т                  |     | 11   | ns   |
|                                      | VDDD=1.8V | T <sub>LDO</sub>   |     | 25   |      |

Revision 6.0 12 May 2023

| SDIN valid to SCLK rising setup time | T <sub>SDIS</sub> | 10 | ns |
|--------------------------------------|-------------------|----|----|
| SCLK rising to SDIN hold time        | T <sub>SDIH</sub> | 10 | ns |

Note 5: one SCLK period of high time in DSP/PCM modes.

Note 6: only apply to MSB of Left Justified or DSP/PCM mode B.



Figure 3 Serial Audio Port Timing

## *I<sup>2</sup>C SWITCHING SPECIFICATIONS (SLOW SPEED MODE/HIGH SPEED MODE)*

| PARAMETER                               | Symbol             | MIN      | MAX      | UNIT |
|-----------------------------------------|--------------------|----------|----------|------|
| CCLK Clock Frequency                    | F <sub>CCLK</sub>  |          | 100/400  | KHz  |
| Bus Free Time Between Transmissions     | $T_TWID$           | 4.7/1.3  |          | us   |
| Start Condition Hold Time               | T <sub>TWSTH</sub> | 4.0/0.6  |          | us   |
| Clock Low time                          | T <sub>TWCL</sub>  | 4.7/1.3  |          | us   |
| Clock High Time                         | T <sub>TWCH</sub>  | 4.0/0.6  |          | us   |
| Setup Time for Repeated Start Condition | T <sub>TWSTS</sub> | 4.7/0.6  |          | us   |
| CDATA Hold Time from CCLK Falling       | $T_TWDH$           |          | 3.45/0.9 | us   |
| CDATA Setup time to CCLK Rising         | T <sub>TWDS</sub>  | 0.25/0.1 |          | us   |
| Rise Time of CCLK                       | T <sub>TWR</sub>   |          | 1.0/0.3  | us   |
| Fall Time CCLK                          | T <sub>TWF</sub>   |          | 1.0/0.3  | us   |



Figure 4 I<sup>2</sup>C Timing

# 10.PACKAGE (UNIT: MM)





### 11.CORPORATE INFORMATION

Everest Semiconductor Co., Ltd.

No. 1355 Jinjihu Drive, Suzhou Industrial Park, Jiangsu, P.R. China, Zip Code 215021

苏州工业园区金鸡湖大道 1355 号国际科技园, 邮编 215021

Email: <u>info@everest-semi.com</u>



### 12.IMPORTANT NOTICE AND DISCLAIMER

Everest Semiconductor publishes reliable technical information about its products. Information contained herein is subject to change without notice. It may be used by a party at their own discretion and risk. Everest Semiconductor disclaims responsibility for any claims, damages, costs, losses, and liabilities arising out of your use of the information. This publication is not to be taken as a license to operate under any existing patents and intellectual properties.